TOSHIBA CCD Linear Image Sensor CCD (Charge Coupled Device)

# **TCD2711DG**



TOSHIBA CCD Linear Image Sensor CCD (Charge Coupled Device)

## **TCD2711DG**

The TCD2711DG is a high sensitive and low dark current 7500 elements  $\times$  3 lines output CCD color linear image sensor.

The device contains a row of 7500 elements  $\times$  3 lines photodiodes which provide 24 lines/mm across a A3 size paper. The device is operated by 5.0 V pulse and 10 V power supply.

## Features

- Number of Image Sensing Elements: 7500 elements × 3 lines
- Image Sensing Element Size: 9.325 μm by 9.325 μm on 9.325 μm
- Photo Sensing Region: High sensitive PN photodiode
- Clock: 2-phase (5 V)
- Power Supply Voltage: 10 V (typ.)
- Distance between Photodiode Array: 18.65 μm (2 lines) R array G array, G array B array
- Internal Circuit: Clamp circuit
  Package: 68 pin CERDIP
  Color Filter: Red, Green, Blue

#### , ,

## ABSOLUTE MAXIMUM RATINGS (Note 1)

| Characteristics                | Symbol           | Rating        | Unit |  |
|--------------------------------|------------------|---------------|------|--|
| Clock pulse voltage            | $V_{\varphi A}$  |               |      |  |
| Last stage clock pulse voltage | $V_{\phi B}$     |               |      |  |
| Shift pulse voltage            | VsH              | -0.3 to +8.0  | V    |  |
| Reset pulse voltage            | V <sub>R</sub> S | -0.3 10 +0.0  | V    |  |
| Clamp pulse voltage            | VCP              |               |      |  |
| Transfer pulse voltage         | VTG              |               |      |  |
| Power supply voltage           | V <sub>OD</sub>  | -0.3 to +13.5 | V    |  |
| Operating temperature          | T <sub>opr</sub> | 0 to 60       | °C   |  |
| Storage temperature            | T <sub>stg</sub> | -25 to +85    | °C   |  |

Note 1: All voltages are with respect to SS terminals (ground).

None of the ABSOLUTE MAXIMUM RATINGS must be exceeded, even instantaneously.

If any one of the ABSOLUTE MAXIMUM RATINGS is exceeded, the electrical characteristics, reliability and life time of the device cannot be guaranteed. If the ABSOLUTE MAXIMUM RATINGS are exceeded, the device can be permanently damaged or degraded. Create a system design in such a manner that any of the ABSOLUTE MAXIMUM RATINGS will not be exceeded under any circumstances.



## Pin Connections (top view)





## **Circuit Diagram**





## **Pin Names**

| Pin No. | Symbol | Name                        | Pin No. | Symbol | Name                                |
|---------|--------|-----------------------------|---------|--------|-------------------------------------|
| 1       | OS6    | Output signal 6 (Red(Even)) | 68      | OS3    | Output signal 3 (Green(Odd))        |
| 2       | OS5    | Output signal 5 (Red(Odd))  | 67      | OS4    | Output signal 4 (Green(Even))       |
| 3       | OD     | Power supply                | 66      | OD     | Power supply                        |
| 4       | SS     | Ground                      | 65      | OS2    | Output signal 2 (Blue(Even))        |
| 5       | OD     | Power supply                | 64      | OS1    | Output signal 1 (Blue(Odd))         |
| 6       | NC     | Non connection              | 63      | OD     | Power supply                        |
| 7       | NC     | Non connection              | 62      | СР     | Clamp gate                          |
| 8       | NC     | Non connection              | 61      | RS     | Reset gate                          |
| 9       | NC     | Non connection              | 60      | ф2В    | Last stage transfer clock (phase 2) |
| 10      | NC     | Non connection              | 59      | SS     | Ground                              |
| 11      | NC     | Non connection              | 58      | φ1Α1   | Transfer clock 1 (phase 1)          |
| 12      | NC     | Non connection              | 57      | SS     | Ground                              |
| 13      | NC     | Non connection              | 56      | ф2А1   | Transfer clock 1 (phase 2)          |
| 14      | NC     | Non connection              | 55      | SS     | Ground                              |
| 15      | NC     | Non connection              | 54      | NC     | Non connection                      |
| 16      | NC     | Non connection              | 53      | NC     | Non connection                      |
| 17      | NC     | Non connection              | 52      | NC     | Non connection                      |
| 18      | NC     | Non connection              | 51      | OD     | Power supply                        |
| 19      | NC     | Non connection              | 50      | SS     | Ground                              |
| 20      | NC     | Non connection              | 49      | ф2А2   | Transfer clock 2 (phase 2)          |
| 21      | NC     | Non connection              | 48      | ф2А3   | Transfer clock 3 (phase 2)          |
| 22      | NC     | Non connection              | 47      | SS     | Ground                              |
| 23      | NC     | Non connection              | 46      | φ1A2   | Transfer clock 2 (phase 1)          |
| 24      | NC     | Non connection              | 45      | φ1A3   | Transfer clock 3 (phase 1)          |
| 25      | NC     | Non connection              | 44      | SS     | Ground                              |
| 26      | NC     | Non connection              | 43      | φ1Α4   | Transfer clock 4 (phase 1)          |
| 27      | NC     | Non connection              | 42      | φ1Α5   | Transfer clock 5 (phase 1)          |
| 28      | NC     | Non connection              | 41      | ф2А4   | Transfer clock 4 (phase 2)          |
| 29      | NC     | Non connection              | 40      | ф2А5   | Transfer clock 5 (phase 2)          |
| 30      | NC     | Non connection              | 39      | OD     | Power supply                        |
| 31      | NC     | Non connection              | 38      | TG     | Transfer gate                       |
| 32      | NC     | Non connection              | 37      | SH     | Shift gate                          |
| 33      | NC     | Non connection              | 36      | SS     | Ground                              |
| 34      | NC     | Non connection              | 35      | NC     | Non connection                      |

3



#### **Optical/Electrical Characteristics**

Ta = 25°C, Vod = 10 V,  $V_{\phi} = VSH = VRS = VCP = VTG = 5$  V (pulse),  $f_{\phi} = 1.0$  MHz, tint (integration time) = 10 ms, light source = A light source + CM500S (t = 1.0 mm)

| Characteristics               |                            | Symbol          | Min  | Тур. | Max  | Unit   | Note      |
|-------------------------------|----------------------------|-----------------|------|------|------|--------|-----------|
|                               | Red                        | R <sub>R</sub>  | 13.2 | 18.9 | 24.6 |        |           |
| Sensitivity                   | Green                      | RG              | 14.2 | 20.4 | 26.6 | V/lx·s | (Note 2)  |
|                               | Blue                       | R <sub>B</sub>  | 9.3  | 13.4 | 17.5 |        |           |
| Dhoto recognice non unif      | a was its /                | PRNU (1)        | _    | 10   | 20   | %      | (Note 3)  |
| Photo response non uniformity |                            | PRNU (3)        | _    | 3    | 12   | mV     | (Note 4)  |
| Saturation output voltage     | Saturation output voltage  |                 | 1.2  | 1.5  | _    | V      | (Note 5)  |
| Saturation exposure           | Saturation exposure        |                 | 0.04 | 0.07 | _    | lx⋅s   | (Note 6)  |
| Dark signal voltage           | Dark signal voltage        |                 | _    | 3    | 6    | mV     | (Note 7)  |
| Dark signal non uniformi      | Dark signal non uniformity |                 | _    | 8    | 12   | mV     | (Note 8)  |
| DC power dissipation          |                            | PD              | _    | 590  | 900  | mW     | _         |
| Total transfer efficiency     |                            | TTE             | 92   | 98   | _    | %      | _         |
| Output impedance              |                            | ZO              | _    | 0.2  | 0.5  | kΩ     | _         |
| DC output signal voltage      |                            | Vos             | 3.5  | 5.0  | 6.5  | V      | (Note 9)  |
| Random noise                  |                            | N <sub>Dσ</sub> | _    | 0.9  | _    | mV     | (Note 10) |

Note 2: Sensitivity is defined for each color of signal outputs average when the photosensitive surface is applied with the light of uniform illumination and uniform color temperature.

Note 3: PRNU (1) is defined for each color on a single chip by the expressions below when the photosensitive surface is applied with the light of uniform illumination and uniform color temperature, and the incident light is 50 % of SE (typ.).

PRNU (1) = 
$$\frac{\Delta X}{\overline{X}} \times 100$$
 (%)

 $\overline{X}$ : Average of total signal outputs

 $\Delta X$ : The maximum deviation from  $\overline{X}$ .

Note 4: PRNU (3) is defined as the maximum voltage with next pixel, where measured approximately 50 mV of signal output.

Note 5: VSAT is defined as the minimum saturation output voltage of all effective pixels.

Note 6: Definition of SE:

$$SE = \frac{V_{SAT}}{RG}$$

Note 7: VDRK is defined as average dark signal voltage of all effective pixels.

Note 8: DSNU is defined by the difference between average value (VDRK) and the maximum value of the dark voltage.

4





Note 9: DC output signal voltage is defined as follows.



Note 10: Random noise is defined as the standard deviation (sigma) of the output level difference between two adjacent effective pixels under no illumination (i.e. dark condition) calculated by the following procedure.



- 1) Two adjacent pixels (pixel n and n+1) in one reading are fixed as measurement points.
- 2) Each of the output levels at video output periods averaged over 200 ns period to get V(n) and V(n+1).
- 3) V(n+1) is subtracted from V(n) to get  $\Delta V$ .

$$\Delta V = V(n) - V(n+1)$$

4) The standard deviation of  $\Delta V$  is calculated after procedure 2) and 3) are repeated 30 times (30 readings).

$$\overline{\Delta V} = \frac{1}{30} \sum_{i=1}^{30} \!\! \left| \Delta Vi \right| \qquad \qquad \sigma = \sqrt{\frac{1}{30} \sum_{i=1}^{30} \!\! \left( \!\! \left| \Delta Vi \right| - \overline{\Delta V} \right|^{\!2}}$$

- 5) Procedure 2), 3) and 4) are repeated 10 times to get sigma value.
- 6) 10 sigma values are averaged.

$$\overset{-}{\sigma} = \frac{1}{10} \sum_{j=1}^{10} \sigma j$$

7)  $\bar{\sigma}$  value calculated using the above procedure is observed  $\sqrt{2}$  times larger than that measured relative to the ground level. So we specify the random noise as follows.

$$ND_{\sigma} = \frac{1}{\sqrt{2}}\bar{\sigma}$$



## Recommended Operating Conditions ( $Ta = 25^{\circ}C$ )

For best performance, the device should be used within the Recommended Operating Conditions.

| Characteristics        |           | Symbol                            | Min  | Тур. | Max  | Unit |
|------------------------|-----------|-----------------------------------|------|------|------|------|
| Clock pulse veltere    | "H" level | V <sub><math>\phi</math>1A</sub>  | 4.75 | 5.0  | 5.5  |      |
| Clock pulse voltage    | "L" level | V <sub><math>\phi</math>2</sub> A | 0    | 0    | 0.25 | V    |
| Last stage clock pulse | "H" level | V                                 | 4.75 | 5.0  | 5.5  | V    |
| voltage                | "L" level | − V <sub>∮2B</sub>                | 0    | 0    | 0.25 | V    |
| Chiff mules walte as   | "H" level | \/                                | 4.75 | 5.0  | 5.5  | V    |
| Shift pulse voltage    | "L" level | VsH                               | 0    | 0    | 0.25 |      |
| Deach mules wellesse   | "H" level | V <sub>RS</sub>                   | 4.75 | 5.0  | 5.5  | V    |
| Reset pulse voltage    | "L" level |                                   | 0    | 0    | 0.25 |      |
| Claren mula a malta na | "H" level | VCP                               | 4.75 | 5.0  | 5.5  | V    |
| Clamp pulse voltage    | "L" level |                                   | 0    | 0    | 0.25 | V    |
| Transfer pulse voltage | "H" level | VTG                               | 4.75 | 5.0  | 5.5  | V    |
|                        | "L" level |                                   | 0    | 0    | 0.25 |      |
| Power supply voltage   |           | V <sub>OD</sub>                   | 9.5  | 10.0 | 10.5 | V    |

## Clock Characteristics (Ta = 25°C)

For best performance, the device should be used within the Recommended Operating Conditions.

| Characteristics              | Symbol                    | Min | Тур. | Max  | Unit |
|------------------------------|---------------------------|-----|------|------|------|
| Clock pulse frequency        | $f_{\varphi}$             | 0.2 | 1.0  | 35.0 | MHz  |
| Reset pulse frequency        | fRS                       | 0.2 | 1.0  | 35.0 | MHz  |
| Clamp pulse frequency        | fCP                       | 0.2 | 1.0  | 35.0 | MHz  |
| Clark appointment (Alata 42) | C <sub>\phi</sub> 1A      | _   | 153  | _    | pF   |
| Clock capacitance (Note 12)  | C <sub>\$\phi\$2A\$</sub> | _   | 162  | _    | pF   |
| Last stage clock capacitance | СфВ                       | _   | 3    | _    | pF   |
| Shift gate capacitance       | CsH                       | _   | 32   | _    | pF   |
| Reset gate capacitance       | C <sub>RS</sub>           | _   | 5    | _    | pF   |
| Clamp gate capacitance       | ССР                       | _   | 3    | _    | pF   |
| Transfer gate capacitance    | C <sub>TG</sub>           | _   | 5    | _    | pF   |

Note 12: VoD = 10 V, Input capacitance per a pin.





(\*): Keep the SH and TG pins "L" level.



## **Timing Chart 2 (Vertical Transfer Period)**



Note 14: Keep the RS and CP pins "L" level.

## **Timing Requirements 1**





| Characteristics                | Symbol   | Min | Typ.<br>(Note 15) | Max | Unit |
|--------------------------------|----------|-----|-------------------|-----|------|
| φ2B pulse rise time, fall time | t6, t7   | 0   | 50                | _   | ns   |
| RS pulse rise time, fall time  | t8, t10  | 0   | 20                | _   | ns   |
| RS pulse width                 | t9       | 6   | 100               | _   | ns   |
| CP pulse rise time, fall time  | t11, t13 | 0   | 20                | _   | ns   |
| CP pulse width                 | t12      | 6   | 200               | _   | ns   |
| Pulse timing of φ2B and CP     | t14      | 0   | 40                | _   | ns   |
| Pulse timing of RS and CP      | t15      | 0   | 0                 | _   | ns   |
|                                | t16      | 6   | 100               | _   | ns   |
| Video data delay time          | t17      | _   | 7                 | _   | ns   |

Note 15: Measured with  $f_{RS} = 1$  MHz.

## **Timing Requirements 2 (Vertical Transfer Period)**

| Timing address         | Min  | Тур. | Max | Unit |
|------------------------|------|------|-----|------|
| 1                      | 250  | 500  | _   | ns   |
| 2                      | 1000 | 2000 | _   | ns   |
| 3                      | 500  | 1000 | _   | ns   |
| 4                      | 500  | 1000 | _   | ns   |
| 5                      | 500  | 1000 | _   | ns   |
| 6                      | 250  | 500  | _   | ns   |
| 7                      | 500  | 1000 | _   | ns   |
| Vertical transfer time | 3.5  | 7.0  | _   | μs   |

| Timing address 4 |    | Min  | Тур. | Max  | Unit |
|------------------|----|------|------|------|------|
| φ1A, φ2A timing  | tA | -0.5 | 0    | +0.5 | ns   |
|                  | tB | -0.5 | 0    | +0.5 | ns   |



## **Typical Spectral Response**

## Spectral Response



Wavelength [nm]



#### **Cautions**

#### 1. Electrostatic Breakdown

Store in shorting clip or in conductive foam to avoid electrostatic breakdown.

CCD Image Sensor is protected against static electricity, but inferior puncture mode device due to static electricity is sometimes detected. In handing the device, it is necessary to execute the following static electricity preventive measures, in order to prevent the trouble rate increase of the manufacturing system due to static electricity.

- Prevent the generation of static electricity due to friction by making the work with bare hands or by putting a. on cotton gloves and non-charging working clothes.
- Discharge the static electricity by providing earth plate or earth wire on the floor, door or stand of the work b.
- Ground the tools such as soldering iron, radio cutting pliers of or pincer. c.
- lonized air is recommended for discharge when handling CCD image sensors.

It is not necessarily required to execute all precaution items for static electricity.

It is all right to mitigate the precautions by confirming that the trouble rate within the prescribed range.

#### 2. Window Glass

The dust and stain on the glass window of the package degrade optical performance of CCD sensor. Keep the glass window clean by saturating a cotton swab in alcohol and lightly wiping the surface, and allow the glass to dry, by blowing with filtered dry N2. Care should be taken to avoid mechanical or thermal shock because the glass window is easily to damage.

#### 3. Incident Light

CCD sensor is sensitive to infrared light. Note that infrared light component degrades resolution and PRNU of CCD sensor.

#### Mounting on a PCB

This package is sensitive to mechanical stress.

TOSHIBA recommends using IC inserters for mounting, instead of using lead forming equipment. Since this package is not strong against mechanical stress, you should not reform the lead frame. We recommend to use an IC-inserter when you assemble to PCB.

#### Soldering

Soldering by the solder flow method cannot be guaranteed because this method may have deleterious effects on prevention of window glass soiling and heat resistance.

Using a soldering iron, complete soldering within three seconds for lead temperatures of up to 350°C.



## **Package Dimensions**

#### **WDIP68-G-400A**





- Note 1: Distance between the center of the first pin and the first pixel (S1).
- Note 2: Distance between the top of the chip and bottom of the package.
- Note 3: Glass thickness (n = 1.5).
- Note 4: Dimensional tolerance is  $\pm$  0.3 mm for the 10 mm range from each ceramic edge,  $\pm$  0.4 mm for the 10 mm to 27 mm range and  $\pm$  0.5 mm for the inner range.



#### **RESTRICTIONS ON PRODUCT USE**

Toshiba Corporation and its subsidiaries and affiliates are collectively referred to as "TOSHIBA". Hardware, software and systems described in this document are collectively referred to as "Product".

- TOSHIBA reserves the right to make changes to the information in this document and related Product without notice.
- This document and any information herein may not be reproduced without prior written permission from TOSHIBA. Even with TOSHIBA's written permission, reproduction is permissible only if reproduction is without alteration/omission.
- Though TOSHIBA works continually to improve Product's quality and reliability, Product can malfunction or fail. Customers are responsible for complying with safety standards and for providing adequate designs and safeguards for their hardware, software and systems which minimize risk and avoid situations in which a malfunction or failure of Product could cause loss of human life, bodily injury or damage to property, including data loss or corruption. Before customers use the Product, create designs including the Product, or incorporate the Product into their own applications, customers must also refer to and comply with (a) the latest versions of all relevant TOSHIBA information, including without limitation, this document, the specifications, the data sheets and application notes for Product and the precautions and conditions set forth in the "TOSHIBA Semiconductor Reliability Handbook" and (b) the instructions for the application with which the Product will be used with or for. Customers are solely responsible for all aspects of their own product design or applications, including but not limited to (a) determining the appropriateness of the use of this Product in such design or applications; (b) evaluating and determining the applicability of any information contained in this document, or in charts, diagrams, programs, algorithms, sample application circuits, or any other referenced documents; and (c) validating all operating parameters for such designs and applications. TOSHIBA ASSUMES NO LIABILITY FOR CUSTOMERS' PRODUCT DESIGN OR APPLICATIONS.
- PRODUCT IS NEITHER INTENDED NOR WARRANTED FOR USE IN EQUIPMENTS OR SYSTEMS THAT REQUIRE
  EXTRAORDINARILY HIGH LEVELS OF QUALITY AND/OR RELIABILITY, AND/OR A MALFUNCTION OR FAILURE OF WHICH
  MAY CAUSE LOSS OF HUMAN LIFE, BODILY INJURY, SERIOUS PROPERTY DAMAGE AND/OR SERIOUS PUBLIC IMPACT
  ("UNINTENDED USE"). Except for specific applications as expressly stated in this document, Unintended Use includes, without
  limitation, equipment used in nuclear facilities, equipment used in the aerospace industry, lifesaving and/or life supporting medical
  equipment, equipment used for automobiles, trains, ships and other transportation, traffic signaling equipment, equipment used to
  control combustions or explosions, safety devices, elevators and escalators, and devices related to power plant. IF YOU USE
  PRODUCT FOR UNINTENDED USE, TOSHIBA ASSUMES NO LIABILITY FOR PRODUCT. For details, please contact your
  TOSHIBA sales representative or contact us via our website.
- · Do not disassemble, analyze, reverse-engineer, alter, modify, translate or copy Product, whether in whole or in part.
- Product shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any
  applicable laws or regulations.
- The information contained herein is presented only as guidance for Product use. No responsibility is assumed by TOSHIBA for any infringement of patents or any other intellectual property rights of third parties that may result from the use of Product. No license to any intellectual property right is granted by this document, whether express or implied, by estoppel or otherwise.
- ABSENT A WRITTEN SIGNED AGREEMENT, EXCEPT AS PROVIDED IN THE RELEVANT TERMS AND CONDITIONS OF SALE
  FOR PRODUCT, AND TO THE MAXIMUM EXTENT ALLOWABLE BY LAW, TOSHIBA (1) ASSUMES NO LIABILITY
  WHATSOEVER, INCLUDING WITHOUT LIMITATION, INDIRECT, CONSEQUENTIAL, SPECIAL, OR INCIDENTAL DAMAGES OR
  LOSS, INCLUDING WITHOUT LIMITATION, LOSS OF PROFITS, LOSS OF OPPORTUNITIES, BUSINESS INTERRUPTION AND
  LOSS OF DATA, AND (2) DISCLAIMS ANY AND ALL EXPRESS OR IMPLIED WARRANTIES AND CONDITIONS RELATED TO
  SALE, USE OF PRODUCT, OR INFORMATION, INCLUDING WARRANTIES OR CONDITIONS OF MERCHANTABILITY, FITNESS
  FOR A PARTICULAR PURPOSE, ACCURACY OF INFORMATION, OR NONINFRINGEMENT.
- Do not use or otherwise make available Product or related software or technology for any military purposes, including without
  limitation, for the design, development, use, stockpiling or manufacturing of nuclear, chemical, or biological weapons or missile
  technology products (mass destruction weapons). Product and related software and technology may be controlled under the
  applicable export laws and regulations including, without limitation, the Japanese Foreign Exchange and Foreign Trade Law and the
  U.S. Export Administration Regulations. Export and re-export of Product or related software or technology are strictly prohibited
  except in compliance with all applicable export laws and regulations.
- Please contact your TOSHIBA sales representative for details as to environmental matters such as the RoHS compatibility of Product.
  Please use Product in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. TOSHIBA ASSUMES NO LIABILITY FOR DAMAGES OR LOSSES
  OCCURRING AS A RESULT OF NONCOMPLIANCE WITH APPLICABLE LAWS AND REGULATIONS.

#### TOSHIBA ELECTRONIC DEVICES & STORAGE CORPORATION

https://toshiba.semicon-storage.com/